### DATA SHEET



# MOS INTEGRATED CIRCUIT $\mu$ PD45V128421, 45V128821, 45V128161

# 128M-BIT VirtualChannel<sup>™</sup> DRAM

#### Description

The 128M-bit VirtualChannel DRAM is implemented to be 100% pin and package compatible to the industry standard SDRAM. It uses the same command protocol and interface as SDRAM. It also follows the same electrical and timing specifications of the SDRAM, such that it is possible for one product platform to be used with the VirtualChannel DRAM and non-VirtualChannel DRAM part.

#### **Features**

- Fully Standard Synchronous Dynamic RAM, with all signals referenced to a positive clock edge
- Dual internal banks controlled by Bank Select Address
- Sixteen Channels controlled by Channel Select Address
- Quad segments controlled by Segment Select Address
- Byte control (x16) by LDQM and UDQM
- Wrap sequence (Interleave)
- Burst length (4)
- Read latency (2)
- Prefetch Read latency (4): For x4 bits organization(μPD45V128421), prefetch read operation can not be used.
- Auto precharge and without auto precharge
- Auto refresh and Self refresh
- x4, x8, x16 organization
- $\bullet$  Single 3.3 V  $\pm$  0.3 V power supply
- Interface: LVTTL
- Refresh cycle: 4 K cycles / 64 ms

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version.

Not all devices/types available in every country. Please check with local Elpida Memory, Inc. for availability and additional information.

# **Ordering Information**

| Part number            | Organization        | Clock         | Read    | Prefetch | Channel     | Package          |
|------------------------|---------------------|---------------|---------|----------|-------------|------------------|
|                        | (word x bit x bank) | frequency     | latency | Read     | and         |                  |
|                        |                     | MHz<br>(MAX.) |         | Latency  | Interface   |                  |
| μPD45V128421G5-A75-9JF | 16M x 4 x 2         | 133           | 2       | — Note   | 16 channels | 54-pin Plastic   |
| μPD45V128821G5-A75-9JF | 8M x 8 x 2          |               | 2       | 4        | and         | TSOP(II)         |
| μPD45V128161G5-A75-9JF | 4M x 16 x 2         |               | 2       | 4        | LVTTL       | (10.16 mm (400)) |

**Note** For x4 bits organization, prefetch read operation can not be used.

**Part Number** 

# [x4, x8]



# [x16]



4

#### **Pin Configurations**

/xxx indicates active low signal.

#### [µPD45V128421]

# 54-pin Plastic TSOP (II) (10.16 mm (400)) 16M words x 4 bits x 2 banks



A0 - A13 : Address inputs DQM DQ mask enable A0 - A12 : Row address inputs CKE Clock enable A0 - A7, A10 : Column address inputs CLK System clock input DQ0 - DQ3 : Data inputs / outputs Supply voltage Vcc /CS : Chip select Vss Ground

/RAS : Row address strobe VccQ : Supply voltage for DQ /CAS : Column address strobe VssQ : Ground for DQ /WE : Write enable NC : No connection

Remark Refer to 1. Input / Output Pin Function for Bank address, Channel address and Segment address.

# [µPD45V128821]

# 54-pin Plastic TSOP (II) (10.16 mm (400)) 8M words x 8 bits x 2 banks

| ,                       | · · · · · · · · · · · · · · · · · · · |    | 1               |
|-------------------------|---------------------------------------|----|-----------------|
| Vcc O                   | 1 0                                   | 54 | O Vss           |
| DQ0 ○ <del>&lt; →</del> | 2                                     | 53 | <b>←</b> →○ DQ7 |
| Vcc <b>Q</b> O          | 3                                     | 52 | ─── VssQ        |
| NC O                    | 4                                     | 51 | ——○ NC          |
| DQ1 ○ <del>&lt; →</del> | 5                                     | 50 | ←→○ DQ6         |
| VssQ ○──                | 6                                     | 49 | O VccQ          |
| NC O-                   | 7                                     | 48 | ——○ NC          |
| DQ2 ○ <del>&lt; →</del> | 8                                     | 47 | <b>←</b> →○ DQ5 |
| Vcc <b>Q</b>            | 9                                     | 46 | ——○ VssQ        |
| NC O                    | 10                                    | 45 | ——○ NC          |
| DQ3 ○ <del>&lt; →</del> | 11                                    | 44 | <b></b> ○ DQ4   |
| VssQ ○──                | 12                                    | 43 | ──O VccQ        |
| NC O                    | 13                                    | 42 | ——○ NC          |
| Vcc O                   | 14                                    | 41 | ——  Vss         |
| NC O                    | 15                                    | 40 | ——○ NC          |
| /WE ○ <del></del>       | 16                                    | 39 | <b>←</b> DQM    |
| /CAS ○──►               | 17                                    | 38 | ←—○ CLK         |
| /RAS ○──►               | 18                                    | 37 | <○ CKE          |
| /cs ○                   | 19                                    | 36 | ——○ NC          |
| Bank Address(A13) ○     | 20                                    | 35 | <b>←</b> ○ A11  |
| A12 ○ →                 | 21                                    | 34 | <b>←</b> —○ A9  |
| Auto Precharge(A10) ○   | 22                                    | 33 | <b>←</b> —○ A8  |
| A0 ○                    | 23                                    | 32 | <b>←</b> ○ A7   |
| A1 ○ →                  | 24                                    | 31 | <b>-</b> → A6   |
| A2 ○ <b>-</b>           | 25                                    | 30 | <b>-</b> ○ A5   |
| A3 ○                    | 26                                    | 29 | <b>-</b> —○ A4  |
| Vcc O——                 | 27                                    | 28 | ——O Vss         |
| ı                       |                                       |    | 1               |

A0 - A13 : Address inputs DQM DQ mask enable A0 - A12 : Row address inputs CKE Clock enable A0 - A7 : Column address inputs CLK System clock input DQ0 - DQ7 : Data inputs / outputs Vcc Supply voltage /CS Ground : Chip select Vss

Remark Refer to 1. Input / Output Pin Function for Bank address, Channel address and Segment address.

#### [µPD45V128161]

# 54-pin Plastic TSOP (II) (10.16 mm (400)) 4M words x 16 bits x 2 banks



A0 - A13 : Address inputs **UDQM** : Upper DQ mask enable A0 - A12 Row address inputs LDQM Lower DQ mask enable A0 - A6 Column address inputs Clock enable CKE DQ0 - DQ15 Data inputs / outputs CLK System clock input /CS Chip select Vcc Supply voltage Row address strobe Ground /RAS Vss /CAS Column address strobe VccQ Supply voltage for DQ /WE Write enable VssQ Ground for DQ

Remark Refer to 1. Input / Output Pin Function for Bank address, Channel address and Segment address.

NC

Data Sheet E0025N10 7

: No connection

#### VirtualChannel DRAM Architecture

The VirtualChannel DRAM is a memory core technology designed to improve memory data throughput efficiency and initial latency of memories. Intended for use in next generation memory systems, the VirtualChannel DRAM technology is ideal memory for a wide range of application such as Multimedia PC, Game machine, Internet Server etc.... The slow core operation memory such as DRAM, Flash Memory and Mask ROM can get very significant performance improvements with VirtualChannel DRAM technology.

Today's memory subsystems are accessed by multiple tasks/sources (memory masters), working in multitasking mode. Each memory master accesses memory with an address locality with a time locality, a block size and a number of contiguous accesses. VirtualChannel DRAM architecture is designed for this multitasking, multiple masters, interleaving access scenarios. The VirtualChannel DRAM provides memory masters with VirtualChannels. Each channel is a set of resources that constitute a fast dedicated path for each memory masters to access the memory. The VirtualChannels will minimize the overhead resulting from other memory master's accesses, reduce the access latency and facilitate automatic data sharing.

Each channel is equipped with a data row buffer and its own independent operating modes. To the memory masters, this looks like its own very fast memory. The system memory controller associates these channels to the memory masters for their accesses. Thus, the channels are made to track the accesses of these memory masters. The system memory controller has complete controls over the operations of the channels. It can schedule and issue commands that causes segments of memory rows to be loaded into the channels or for data from the channels to be written back to the memory rows. Any channels can store the data from any rows, can be written to any rows and hence are fully associative. Then the Read and Write operations will be occurring as much as possible with these high speed channels, minimizing all overheads associated with the DRAM bank operations.

The Read/Write operations of the channels (foreground operations) can operate independently with the DRAM bank operations (background operations) of Activate, Precharge, Prefetch (Loading row data to channel) and Restore (Writing channel data to row). Then VirtualChannel DRAM also further enhances performance by allowing the system memory controller to schedule the foreground and background operations to operate concurrently.

#### VirtualChannel DRAM architecture offers the following features and benefits:

- 1. Multiplies the effective data throughput performance of conventional DRAM core.
- 2. Achieving close to full data bus bandwidth with low latency, interleaved random row, random column Read/Write through the channels.
- 3. Transparent DRAM bank operations through the concurrent foreground and Background Operations
- 4. Very wide (256 bytes wide) internal data transfer bus between Channel and memory core
- 5. Equivalence of tens of multiple memory banks by using only a fraction of the frequency of Row Activate and Precharge of conventional DRAM core.

# **Block Diagram**



# **Conceptual Schematic 1**



# **Conceptual Schematic 2**

# **Prefetch Operation**

The data is fetched from a segment to any channel buffer.



# **Restore Operation**

The data is transferred from a channel buffer to any segment.



#### Data size of segment and channel





# 1. Input/Output Pin Function

(1/3)

| Pin name                                       | Input/Output   | Function (1/3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK                                            | Input          | CLK is the master clock input. Other inputs signals for all commands are referenced to the CLK rising edge.                                                                                                                                                                                                                                                                                                                                                                                         |
| CKE                                            | Input          | CKE determine validity of the next CLK (clock). If CKE is high, the next CLK rising edge is valid; otherwise it is invalid. If the CLK rising edge is invalid, the internal clock is not issued and the VirtualChannel DRAM suspends operation.  When the VirtualChannel DRAM is not in burst mode and CKE is negated, the device enters power down mode. During power down mode, CKE must remain low.                                                                                              |
| /CS                                            | Input          | Chip select.  /CS low starts the command input cycle, which occurs on rising edge of CLK.  During /CS high, commands are ignored but operations continue.                                                                                                                                                                                                                                                                                                                                           |
| /RAS, /CAS, /WE                                | Input          | Command Inputs.  The combination of these signals defines the command being entered.  For details, refer to the Command Table in Command Functions. The symbol names (/RAS, /CAS, /WE) do not refer to the functional meanings used for conventional DRAM.                                                                                                                                                                                                                                          |
| DQM For x8,x4 devices UDQM LDQM For x16 device | Input          | For x4, x8 devices DQM controls I/O buffers. For x16 device UDQM and LDQM control upper byte and lower byte I/O buffers, respectively. In read mode DQM controls the output buffers like a conventional /OE pin. DQM high and DQM low turn the output buffers off and on, respectively. The DQM latency for the read is two clocks. In write mode DQM controls the word mask. Input data is written to the memory cell if DQM is low but not if DQM is high. The DQM latency for the write is zero. |
| DQ0 - DQ3<br>DQ0 - DQ7<br>DQ0 - DQ15           | Input/Output   | DQ pins have the same function as I/O pins on a Standard Synchronous DRAM.  DQ0 - DQ3 (for x 4 bits device)  DQ0 - DQ7 (for x 8 bits device)  DQ0 - DQ8 (for x 16 bits device)                                                                                                                                                                                                                                                                                                                      |
| NC                                             | -              | No connection. Leave these pins unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Vcc<br>Vss                                     | (Power supply) | Vcc and Vss are power supply pins for internal circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| VccQ<br>VssQ                                   | (Power supply) | VccQ and VssQ are power supply pins for the output buffers.                                                                                                                                                                                                                                                                                                                                                                                                                                         |

(2/3)

| Pin name | Input/Output |                                                                                                                                                                          |                                              |                                                 |             | Func          | tion                                       |  |  |  |
|----------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-------------------------------------------------|-------------|---------------|--------------------------------------------|--|--|--|
| A0 - A13 | Input        | Address specificat (bank, row, column                                                                                                                                    |                                              |                                                 |             |               | memory source and target addresses resses. |  |  |  |
|          |              | Row Address Row Address is de command cycle. It  Column Address Column Address is                                                                                        | etermi<br>It does<br>s dete<br>mand<br>x4 de | ined by<br>s not d<br>ermined<br>cycle.<br>vice | A0 - Aepend | A12 at on the | the CLK (clock) rising edge in the active  |  |  |  |
|          |              | Bank Address(A1<br>A13 is the bank se<br>In command cycle                                                                                                                | elect s                                      | ŭ                                               | elect ba    | ank A, a      | and A13 high select bank B.                |  |  |  |
|          |              | Channel Address                                                                                                                                                          | (A8,                                         | A9, A1                                          | 1, A12      | 2)            |                                            |  |  |  |
|          |              | A8, A9, A11, A12                                                                                                                                                         | are th                                       | e char                                          | nel se      | lect sig      | nals.                                      |  |  |  |
|          |              |                                                                                                                                                                          | A12                                          | A11                                             | A9          | A8            |                                            |  |  |  |
|          |              | 0                                                                                                                                                                        | 0                                            | 0                                               | 0           | 1             |                                            |  |  |  |
|          |              | 2                                                                                                                                                                        | 0                                            | 0                                               | 1           | 0             |                                            |  |  |  |
|          |              | 3                                                                                                                                                                        | 0                                            | 0                                               | 1           | 1             |                                            |  |  |  |
|          |              | 4                                                                                                                                                                        | 0                                            | 1                                               | 0           | 0             |                                            |  |  |  |
|          |              | 5                                                                                                                                                                        | 0                                            | 1                                               | 0           | 1             |                                            |  |  |  |
|          |              | 6                                                                                                                                                                        | 0                                            | 1                                               | 1           | 0             |                                            |  |  |  |
|          |              | 7                                                                                                                                                                        | 0                                            | 1                                               | 1           | 1             |                                            |  |  |  |
|          |              | 8                                                                                                                                                                        | 1                                            | 0                                               | 0           | 0             |                                            |  |  |  |
|          |              | 10                                                                                                                                                                       | 1                                            | 0                                               | 1           | 0             |                                            |  |  |  |
|          |              | 11                                                                                                                                                                       | 1                                            | 0                                               | 1           | 1             |                                            |  |  |  |
|          |              | 12                                                                                                                                                                       | 1                                            | 1                                               | 0           | 0             |                                            |  |  |  |
|          |              | 13                                                                                                                                                                       | 1                                            | 1                                               | 0           | 1             |                                            |  |  |  |
|          |              | 14                                                                                                                                                                       | 1                                            | 1                                               | 1           | 0             |                                            |  |  |  |
|          |              | 15                                                                                                                                                                       | 1                                            | 1                                               | 1           | 1             |                                            |  |  |  |
|          |              | Segment Address(A0, A1, A10, A13) A0, A1, A10, A13 are the segment select signals. In prefetch and restore operations, column address in channel is determined by A0, A1 |                                              |                                                 |             |               |                                            |  |  |  |
|          |              | A0, A1, A10, A13 a                                                                                                                                                       | are th<br>restor                             | e segn<br>re ope<br>1.                          | nent se     | elect s       | ı                                          |  |  |  |

(3/3)

| Pin name | Input/Output | Function                                                |
|----------|--------------|---------------------------------------------------------|
| A0 - A13 | Input        | Auto precharge Address(A10)                             |
|          |              | A10 defines the precharge mode.                         |
|          |              | In the precharge command cycle                          |
|          |              | High level: All banks are precharged.                   |
|          |              | Low level: Only the bank selected by A13 is precharged. |
|          |              |                                                         |
|          |              | In the prefetch or restore command cycle                |
|          |              | High level: Auto precharge                              |
|          |              | Low level: Without auto precharge                       |

#### 2. Truth Table

#### 2.1 Command Execution

All commands are executed with the signal combination at the rising edge of the clock (CLK), /CS (Chip Select) must be low at the command input cycle. CKE (Clock Enable) must be high at one clock before the command input cycle as shown in below. The state of the /RAS, /CAS, and /WE signals specifies the command function to be executed. Some commands have the same signal combination for /RAS, /CAS, and /WE and are distinguished by some of address input signals. When /CS becomes high, operations continue as specified in the command, but further commands (signal states that would specify a command) are not registered until /CS becomes low.

This state is Device deselect.



#### 2.2 Command Truth Table

| Function                          | Symbol   | /CS | /RAS | /CAS | /WE | A13  | A12  | A11  | A10  | A9   | A8   | A7   | A6   | A5   | A4   | A3   | A2   | A1   | A0   |
|-----------------------------------|----------|-----|------|------|-----|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| Device deselect                   | DESL     | Н   | х    | х    | х   | х    | х    | х    | х    | Х    | Х    | х    | х    | х    | х    | х    | х    | х    | х    |
| No operation                      | NOP      | L   | Н    | Н    | Н   | х    | х    | х    | х    | х    | х    | х    | х    | х    | х    | х    | х    | х    | Х    |
| Prefetch without auto precharge   | PFC      | L   | Н    | Н    | L   | ВА   | Cha. | Cha. | L    | Cha. | Cha. | L    | L    | L    | х    | х    | х    | Seg. | Seg. |
| Prefetch with auto precharge      | PFCA     | L   | Н    | Н    | L   | ВА   | Cha. | Cha. | Н    | Cha. | Cha. | L    | L    | L    | х    | х    | х    | Seg. | Seg. |
| Restore without auto precharge    | RST      | L   | Н    | Н    | L   | ВА   | Cha. | Cha. | L    | Cha. | Cha. | Н    | х    | х    | х    | х    | х    | Seg. | Seg. |
| Restore with auto precharge       | RSTA     | L   | Н    | Н    | L   | ВА   | Cha. | Cha. | Н    | Cha. | Cha. | Н    | х    | х    | х    | х    | х    | Seg. | Seg. |
| Channel read                      | READ     | L   | Н    | L    | Н   | х    | Cha. | Cha. | Col. | Cha. | Cha. | Col. |
| Channel write                     | WRIT     | L   | Н    | L    | L   | L    | Cha. | Cha. | Col. | Cha. | Cha. | Col. |
| Bank activate                     | ACT      | L   | L    | Н    | Н   | ВА   | Row  |
| Prefetch read with auto precharge | PFR Note | L   | L    | Н    | L   | Seg. | Cha. | Cha. | Seg. | Cha. | Cha. | Col. |
| Precharge selected bank           | PRE      | L   | L    | L    | L   | ВА   | х    | х    | L    | х    | х    | х    | х    | L    | х    | х    | х    | х    | х    |
| Precharge all banks               | PALL     | L   | L    | L    | L   | х    | х    | х    | Н    | х    | х    | х    | х    | L    | х    | х    | х    | х    | х    |
| Reset                             | REST     | L   | L    | L    | L   | L    | L    | L    | L    | L    | L    | L    | L    | Н    | х    | Х    | х    | х    | Х    |

**Note** For x4 bits organization, this command is illegal.

**Remark** Abbreviations in the table mean as follows.

H : High level L : Low level X : High or Low level (Don't care)

Row : Row address Col. : Column address BA : Bank Address

Cha. : Channel address Seg. : Segment address

# 2.3 CKE Truth Table

| Current state | Function                 | Symbol | CKE        | /CS      | /RAS | /CAS | /WE | Address |
|---------------|--------------------------|--------|------------|----------|------|------|-----|---------|
|               |                          |        | n–1 n      |          |      |      |     |         |
| Activating    | Clock suspend mode entry | _      | H L        | х        | х    | х    | Х   | Х       |
| Any           | Clock suspend            | _      | L L        | Х        | х    | х    | Х   | X       |
| Clock suspend | Clock suspend mode exit  | _      | L H        | х        | х    | х    | Х   | Х       |
| Idle          | Auto refresh command     | REF    | н н        | L        | L    | L    | Н   | X       |
| Idle          | Self refresh entry       | SELF   | H L        | L        | L    | L    | Н   | X       |
| Self refresh  | Self refresh exit        | -      | <u>L H</u> | L        | Н    | Н    | Н   | Х       |
|               |                          |        | L H        | Н        | х    | х    | Х   | X       |
| Idle          | Power down entry         | _      | H L        | Х        | х    | х    | Х   | X       |
| Power down    | Power down exit          | -      | L H        | <u>H</u> | х    | х    | Х   | Х       |
|               |                          |        |            | L        | Н    | Н    | Н   | Х       |

Remark H: High level, L: Low level, x: High or Low level (Don' t care)

#### 3. Commands

Device deselect (DESL)



Remark x: High or Low level (Don' t care)

The device is deselected state by this command.



# No operation (NOP)



Remark x: High or Low level (Don' t care)

This command is not a execution command. No operations begin or terminate by this command.



20

#### Prefetch without auto precharge (PFC)

| /CS | /RAS | /CAS | /WE | A13 | A12  | A11  | A10 | A9   | A8   | A7  | A6  | A5  | A4 | A3 | A2 | A1   | A0   |  |
|-----|------|------|-----|-----|------|------|-----|------|------|-----|-----|-----|----|----|----|------|------|--|
| Low | High | High | Low | ВА  | Cha. | Cha. | Low | Cha. | Cha. | Low | Low | Low | х  | х  | х  | Seg. | Seg. |  |

Remark BA: Bank address, Cha.: Channel address, x: High or Low level (Don' t care), Seg.: Segment address

This command needs to follow Bank activate (ACT) command. This command fetches data from a segment of the activated row in a bank to a channel buffer which is chosen by channel address. The Segment and Bank fields specify the source segment and bank. In addition, the Channel Address field specifies the destination channel. A10 specify the optional precharge operation. In case of A10: low, without auto precharge operation occurs. In case of A10: high, with auto precharge operation occurs after data fetch operation. (Please refer to **PFCA** command.) (Bank precharge is necessary after data fetch.)

This fetched command can be issued continuously without any precharge operation. For instance, when the first operation has been done from one of segment on activated row area to one of channel, if the second prefetch operation is required from same activated row, but different channel, the second prefetch command can be issued without any precharge operation. tppd (PFC to PFC/PFCA command period) is required between first and second prefetch command. When the new row address area need to be activated on same bank, bank precharge is necessary after this PFC command. tppl (PFC to PRE command period) is required between PFC and PRE. Fetched data into the channel buffer remains available for Channel Read and Channel Write operations.



#### Prefetch with auto precharge (PFCA)

/CS /RAS /CAS /WE A13 A12 A11 A10 A9 A8 A7 A6 A5 A4 A3 A2 A1 A0

Low High High Low BA Cha. Cha. High Cha. Cha. Low Low Low x x x Seg. Seg.

Remark BA: Bank address, Cha.: Channel address, x: High or Low level (Don' t care), Seg.: Segment address

This command needs to follow Bank activate (ACT) command. This command fetches data from a segment of the activated row in a bank to a channel buffer, and precharge operation is performed automatically, which closes the activated row after data fetch operation.

The Segment and Bank fields specify the source segment and bank.

In addition, the Channel Address field specifies the destination channel.

A10 specify the optional precharge operation.

In case of A10: low, without auto precharge operation occurs. (Please refer to PFC command.)

In case of A10: high, with auto precharge operation occurs after data fetch operation.

Fetched data into the channel buffer remains available for Channel Read and Channel Write operations.



22

#### Restore without auto precharge (RST)



Remark BA: Bank address, Cha.: Channel address, x: High or Low level (Don't care), Seg.: Segment address

This command transfers data from a channel buffer to a segment of a row which is going to be activated by following ACT command.

The command Bank Address field specifies the destination bank.

The Channel Address fields specify the source channel.

The Segment number field specifies the destination segment.

A10 specify the optional precharge operation.

In case of A10: low, without auto precharge operation occurs.

In case of A10: high, with auto precharge operation occurs after data fetch operation. (Please refer to **RSTA** command.)



#### Restore with auto precharge (RSTA)



Remark BA: Bank address, Cha.: Channel address, x: High or Low level (Don' t care), Seg.: Segment address

This command transfers data from a channel buffer to a segment of a row which is going to be activated by following ACT command.

In addition, precharge operation is performed automatically which closes the active row after data restore operation.

The command Bank Address field specifies the destination bank.

The Channel Address fields specify the source channel.

The Segment number field specifies the destination segment.

A10 specify the optional precharge operation.

In case of A10: low, without auto precharge operation occurs. (Please refer to RST command.)

In case of A10: high, with auto precharge operation occurs after data fetch operation.



# Channel read (READ)



Remark x: High or Low level (Don' t care), Cha.: Channel address, Col.: Column address

Channel Read (READ) reads data words from a channel buffer onto the data bus (DQ). The Channel Address field specifies the source channel. The Column Address field specifies the starting location of the data word in the buffer (Data words may be 4, 8, or 16 bits.).



# Channel write (WRIT)



Remark x: High or Low level (Don' t care), Cha.: Channel address, Col.: Column address

Channel Write(WRIT) writes data from the data bus (DQ) into a channel buffer. The Channel Address field specifies the destination channel. The Column Address field specifies the starting location of the data word in the buffer (Data words may be 4, 8 or 16 bits.).



# Bank activate (ACT)



Remark BA: Bank address, Row: Row address

Activation causes row contents to be placed into the bank's sense amplifier. The command Bank Address and Row Address fields specify bank and row. This device has two banks, each with 8,192 rows. This command activates the bank selected by bank address(A13) and a row address selected by A0 through A12. The row remains active for access until a Precharge command is issued to the bank. A Precharge command must be issued before another row can be activated in that bank. Each bank can have one row active. This command corresponds to a conventional DRAM's /RAS falling.



#### Prefetch read with auto precharge (PFR)

Remark Seg.: Segment address, Cha.: Channel address, Col.: Column address

This command needs to follow Bank activate (ACT) command. This command fetches data from a segment of the activated row in a bank to a channel buffer, and reads data words from a channel buffer onto the data bus (DQ).

In addition, precharge operation is performed automatically, which closes the activated row after data fetch operation.

The Segment fields specify the source segment. In addition, the Channel Address field specifies the destination channel.

The Column Address field specifies the starting location of the data word in the buffer (Data words may be 4, 8, or 16 bits.).

For x4 bits organization, this command is illegal.



# Precharge selected bank (PRE)



Remark BA: Bank address, x: High or Low level (Don' t care)

This command closes (deactivates) an activated row in a bank, in order to prepare the bank for an Activate or Restore command to activate a new row. After precharging, a bank is in the Idle state.

The Bank field specifies the bank to precharge and A10 Low specifies the command.

After this command, trp (precharge to activate command period) must be satisfied for next activate command to precharging bank.

This command corresponds to a conventional DRAM's /RAS rising.



# Precharge all banks (PALL)



Remark x: High or Low level (Don' t care)

The signal combination is Reserved (with command modifier A10 High). The PALL command is typically used during auto refresh operation and initialization. Replace with Precharge commands for each bank.



# Reset (REST)



Remark x: High or Low level (Don't care)

This command is used to initialize VirtualChannel DRAM.



# Auto Refresh (REF)

| CKE       | /CS | /RAS | /CAS | /WE  | Address |  |
|-----------|-----|------|------|------|---------|--|
| <br>n–1 n |     |      |      |      |         |  |
| High High | Low | Low  | Low  | High | x       |  |

Remark x: High or Low level (Don't care)

This command is a request to begin the auto refresh operation. The refresh address is generated internally. Before executing auto refresh, all banks must be in the idle state. After this cycle, all banks will be in the idle (precharged) state and ready for a row activate command. During trac period (from refresh command to refresh or activate command), the VirtualChannel DRAM cannot accept any other command.



# Self Refresh (SELF)

| CKE       | /CS | /RAS | /CAS | /WE  | Address |  |
|-----------|-----|------|------|------|---------|--|
| <br>n–1 n |     |      |      |      |         |  |
| High Low  | Low | Low  | Low  | High | x       |  |

Remark x: High or Low level (Don't care)

After the command execution, self refresh operation continues while CKE remains low. During self refresh mode, the internal refresh controller takes care of refresh interval and refresh operation. There is no need for external control. Before executing self refresh, both banks must be in the idle state.

During self refresh mode, both background and foreground operation can not be executed.



background operation

#### 4. Simplified State Diagram ↓CKE:low **IDLE** SELF Power Self Down Stand by Refresh †CKE:high SELF exit Auto Refresh Reset Active ACT ICKE; JOW Write CKE.high Read Suspend Suspend 1 CKE:high READ Row Active WRIT READ Channel Read Channel WRIT READ Write WRIT READ WRIT Active stand by READ /kg READ Prefetch Read PREA ' RSTA PRE RST Restore Prefetch Restore Prefetch PFCA PRE Precharge Auto Precharge Auto Precharge Auto Precharge Auto Precharg Automatic sequence PRE Power ON Manual input foreground operation

#### 5. Prefetch Read Operation (Optional)

This operation fetches data from a segment of the activated row in a bank to a channel buffer, and reads data words from a channel buffer onto the data bus (DQ). In addition, precharge operation is performed automatically, which closes the activated row after data fetch operation.

For x4 bits organization, prefetch read operation can not be used (PFR command is illegal).



The relationship between clock frequency and read latency, prefetch read latency

| Clock frequency MHz(MAX.) | Read latency | Prefetch read latency |  |  |  |
|---------------------------|--------------|-----------------------|--|--|--|
| 133                       | 2            | 4                     |  |  |  |

#### 6. Write Operation and Restore Operation

Write command proceeds write operation to the channel. When the system needs to refill the channel with new data, restore operation may be necessary. The restore operation needs both restore command and active command. Restore command must be first command. Restore operation is also fully associative operation.

The data in the channel can be transferred to anywhere on memory core array. Another write and read operation to another channel can proceed during this restore operation.

The another background operation is illegal while trad (RST/RSTA to ACT(R) command delay time). In addition, the foreground operation to the same channel set by RST command is illegal too.





Remark ACT(R) command is ACT command after RST command.

36

## 7. Basic Settings

After initialization, it automatically sets read latency, burst length and wrap sequence as followed.

| Item                  | Value      |
|-----------------------|------------|
| Read latency          | 2          |
| Prefetch read Latency | 4          |
| Burst length          | 4          |
| Wrap sequence         | Interleave |

It cannot be set other value.

## 7.1 Burst Length and Sequence

## [Burst of Four]

| Starting Address       | Addressing Sequence |
|------------------------|---------------------|
| (column address A1,A0) | Interleave          |
| (binary)               | (decimal)           |
| 00                     | 0, 1, 2, 3          |
| 01                     | 1, 0, 3, 2          |
| 10                     | 2, 3, 0, 1          |
| 11                     | 3, 2, 1, 0          |

Data Sheet E0025N10 37

#### 8. Initialization

The VirtualChannel DRAM is initialized in the power-on sequence according to the following.

- (1) To stabilize internal circuits, when power is applied, a 100  $\mu$ s or longer pause must precede any signal toggling.
- (2) After the pause, both banks must be precharged using the Precharge command (The Precharge all banks command is convenient).
- (3) Once the precharge is completed and the minimum trp is satisfied, the reset command is executed one or more times (16 times execution also possible).
- (4) After the reset cycle, trsc (2CLK minimum) pause must be satisfied as well. Two or more auto refresh must be performed.
- Remarks 1. The reset command and Refresh above may be transposed.
  - 2. CKE and DQM must be held high until the Precharge command is issued to ensure data-bus Hi-Z.

38 Data Sheet E0025N10

#### 9. Electrical Specifications

- All voltages are referenced to Vss (GND).
- After power up, wait more than 100  $\mu$ s and then, execute **Power on sequence and Auto Refresh** before proper device operation is achieved.

#### **Absolute Maximum Ratings**

| Parameter                                   | Symbol    | Condition | Rating       | Unit |
|---------------------------------------------|-----------|-----------|--------------|------|
| Voltage on power supply pin relative to GND | Vcc, VccQ |           | -0.5 to +4.6 | V    |
| Voltage on input pin relative to GND        | VT        |           | -0.5 to +4.6 | ٧    |
| Short circuit output current                | lo        |           | 50           | mA   |
| Power dissipation                           | Pp        |           | 1            | W    |
| Operating ambient temperature               | TA        |           | 0 to 70      | °C   |
| Storage temperature                         | Tstg      |           | -55 to +125  | °C   |

Caution Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

## **Recommended Operating Conditions**

| Parameter                     | Symbol    | Condition | MIN.       | TYP. | MAX.            | Unit |
|-------------------------------|-----------|-----------|------------|------|-----------------|------|
| Supply voltage                | Vcc, VccQ |           | 3.0        | 3.3  | 3.6             | V    |
| High level input voltage      | ViH       |           | 2.0        |      | Vcc + 0.3 Note1 | V    |
| Low level input voltage       | VIL       |           | -0.3 Note2 |      | +0.8            | ٧    |
| Operating ambient temperature | TA        |           | 0          |      | 70              | °C   |

**Notes 1.** VIH (MAX.) = Vcc + 1.5 V (Pulse width  $\leq 5 ns$ )

**2.** VIL (MIN.) = -1.5 V (Pulse width  $\le 5$  ns)

#### Capacitance (T<sub>A</sub> = 25°C, f = 1 MHz)

| Parameter                     | Symbol | Test condition                       | MIN. | TYP. | MAX. | Unit |
|-------------------------------|--------|--------------------------------------|------|------|------|------|
| Input capacitance             | Cıı    | CLK                                  | 2.5  |      | 3.5  | pF   |
|                               | CI2    | A0 - A13, CKE, /CS, /RAS, /CAS, /WE, | 2.5  |      | 3.8  |      |
|                               |        | DQM, UDQM, LDQM                      |      |      |      |      |
| Data input/output capacitance | Cı/o   | DQ                                   | 4.0  |      | 6.5  | рF   |

#### DC Characteristics 1 (Recommended Operating Conditions unless otherwise noted)

| Parameter                 | Symbol             | Test condition                                                          | N  | /laximu | m.  | Unit | Notes |
|---------------------------|--------------------|-------------------------------------------------------------------------|----|---------|-----|------|-------|
|                           |                    |                                                                         | x4 | х8      | x16 |      |       |
| Operating current         | Icc <sub>1</sub> P | $trc \ge trc(min.)$                                                     |    | 150     |     | mA   | 1     |
| ( Prefetch mode at one    |                    | Prefetch is executed one time during t <sub>RC</sub> .                  |    |         |     |      |       |
| bank active)              |                    |                                                                         |    |         |     |      |       |
| Operating current         | Icc <sub>1</sub> R | $trc \ge trc(min.)$                                                     |    | 150     |     | mA   | 1     |
| ( Restore mode at one     |                    |                                                                         |    |         |     |      |       |
| bank active)              |                    |                                                                         |    |         |     |      |       |
| Precharge standby current | Icc <sub>2</sub> P | CKE ≤ V <sub>IL(MAX.)</sub> , tck = 15 ns                               |    | 1.2     |     | mA   |       |
| in power down mode        | Icc2PS             | CKE ≤ VIL(MAX.), tck = ∞                                                |    | 1.2     |     |      |       |
| Precharge standby current | Icc2N              | CKE $\geq$ VIH(MIN.), tck = 15 ns, /CS $\geq$ VIH(MIN.)                 |    | 20      |     | mA   |       |
| in non power down mode    |                    | Input signals are changed one time during 30 ns.                        |    |         |     |      |       |
|                           | Icc2NS             | CKE $\geq$ VIH(MIN.), tck = $\infty$ , Input signals are stable.        |    | 10      |     |      |       |
| Active standby current in | Icc3P              | CKE ≤ VIL(MAX.), tck = 15 ns                                            |    | 6       |     | mA   |       |
| power down mode           | Icc3PS             | CKE ≤ VIL(MAX.), tck = ∞                                                |    | 6       |     |      |       |
| Active standby current in | Icc3N              | $CKE \ge V_{IH(MIN.)}$ , $tck = 15 \text{ ns}$ , $/CS \ge V_{IH(MIN.)}$ |    | 30      |     | mA   |       |
| non power down mode       |                    | Input signals are changed one time during 30 ns.                        |    |         |     |      |       |
|                           | Icc3NS             | CKE≥VIH(MIN.),tcк=∞, Input signals are stable.                          |    | 20      |     |      |       |
| Operating current         | Icc4               | $tck \ge tck(MIN.)$ , $lo = 0 mA$ ,                                     | 60 | 65      | 75  | mA   | 2     |
| (Burst mode)              |                    | Background: precharge standby                                           |    |         |     |      |       |
| Auto refresh current      | Icc5               | trcf≥trcf(Min.)                                                         |    | 230     |     | mA   | 3     |
| Self refresh current      | Icc6               | CKE ≤ 0.2 V                                                             |    | 2       |     | mA   |       |

- Notes 1. Icc1 depends on cycle rates. In addition to this, Icc1 is measured on condition that addresses are changed only one time during tck(MIN.).
  - 2. lcc4 depends on output loading and cycle rates. Specified values are obtained with the output open. In addition to this, lcc4 is measured on condition that addresses are changed only one time during tck(MIN.).
  - 3. Iccs is measured on condition that addresses are changed only one time during tck(MIN.).

#### DC Characteristics 2 (Recommended Operating Conditions unless otherwise noted)

| Parameter                 | Symbol | Test condition                                                                      | MIN.  | TYP. | MAX.  | Unit | Note |
|---------------------------|--------|-------------------------------------------------------------------------------------|-------|------|-------|------|------|
| Input leakage current     | II(L)  | $0 \le V_1 \le V_{CC}Q$ , $V_{CC}Q = V_{CC}$<br>All other pins not under test = 0 V | - 1.0 | -    | + 1.0 | μΑ   |      |
| Output leakage current    | lo(L)  | 0 ≤ Vo ≤ VccQ, Doυτ is disabled.                                                    | - 1.5 | _    | + 1.5 | μΑ   |      |
| High level output voltage | Vон    | lo = -4  mA                                                                         | 2.4   | _    | _     | V    |      |
| Low level output voltage  | Vol    | lo = + 4 mA                                                                         | _     | _    | 0.4   | V    |      |

**40** Data Sheet E0025N10

#### AC Characteristics (Recommended Operating Conditions unless otherwise noted)

#### **Test Conditions**

- AC measurements assume  $t_T = 1$  ns.
- Reference level for measuring timing of input signals is 1.4 V. Transition times are measured between VIH and VIL.
- If tT is longer than 1 ns, reference level for measuring timing of input signals is VIH(MIN.) and VIL(MAX.).
- An access time is measured at 1.4 V.



## **AC** characteristics

| Parameter                          | Symbol           | -A   | 75   | Unit | Note |
|------------------------------------|------------------|------|------|------|------|
|                                    |                  | MIN. | MAX. |      |      |
| Clock cycle time                   | tck2             | 7.5  | -    | ns   |      |
| Access time from CLK               | t <sub>AC2</sub> | -    | 5.4  | ns   | 1    |
| CLK high level width               | tсн              | 2.5  | -    | ns   |      |
| CLK low level width                | tcL              | 2.5  | -    | ns   |      |
| Data-out hold time                 | tон              | 2.7  | -    | ns   | 1    |
| Data-out low-impedance time        | tız              | 0    | -    | ns   |      |
| Data-out high-impedance time       | t <sub>HZ2</sub> | 2.5  | 5.4  | ns   |      |
| Data-in setup time                 | tos              | 1.5  | -    | ns   |      |
| Data-in hold time                  | <b>t</b> DH      | 0.8  | -    | ns   |      |
| Address, Command, DQM setup time   | ts               | 1.5  | _    | ns   |      |
| Address, Command, DQM hold time    | tн               | 8.0  | _    | ns   |      |
| CKE setup time                     | tcks             | 1.5  | -    | ns   |      |
| CKE hold time                      | tскн             | 8.0  | _    | ns   |      |
| CKE setup time (Power down exit)   | tcksp            | 1.5  | _    | ns   |      |
| Transition time                    | t⊤               | 0.5  | 30   | ns   |      |
| Refresh time (4,096 refresh cycle) | <b>t</b> REF     | _    | 64   | ms   |      |
| Reset cycle time                   | trsc             | 2    | _    | CLK  |      |

Note1 Output load.



42 Data Sheet E0025N10

## AC characteristics (Background to Background operation)

| Parameter                                               | Symbol       | -A   | .75     | Unit | Notes |
|---------------------------------------------------------|--------------|------|---------|------|-------|
|                                                         |              | MIN. | MAX.    |      |       |
| SAME BANK OPERATION                                     |              |      |         |      |       |
| ACT to ACT / REF Command period                         | trc          | 67.5 | -       | ns   |       |
| REF to REF / ACT Command period                         | trcf         | 67.5 | -       | ns   |       |
| ACT to PRE Command period                               | tras         | 52.5 | 120,000 | ns   |       |
| PRE to ACT / REF Command period                         | <b>t</b> RP  | 20   | _       | ns   |       |
| ACT to PFC / PFCA Command delay time                    | <b>t</b> APD | 15   | -       | ns   |       |
| ACT to PFR Command delay time (Prefetch Read Operation) | taprd        | 15   | _       | ns   | 2     |
| PFC to PRE Command delay time                           | <b>t</b> PPL | 22.5 | -       | ns   |       |
| PFCA / PFR to ACT / REF Command delay time              | <b>t</b> PAL | 45   | 1       | ns   |       |
| RST / RSTA to ACT(R) Note1 Command delay time           | trad         | 7.5  | 30      | ns   | 3     |
|                                                         | _            |      |         |      |       |
| SAME,OTHER BANK OPERATION                               |              |      |         |      |       |
| ACT(R) Notes to PFC/PFCA/PFR Command delay time         | <b>t</b> RPD | 37.5 | -       | ns   |       |
| PFC to PFC / PFCA Command delay time                    | tppd         | 22.5 | -       | ns   |       |
|                                                         |              |      |         |      |       |
| OTHER BANK OPERATION                                    |              |      |         |      |       |
| ACT to ACT / ACT(R) or ACT(R) to ACT Command delay time | <b>t</b> RRD | 15   | _       | ns   |       |
| ACT(R) to ACT(R) Command delay time                     | trrdr        | 30   | _       | ns   |       |
| PFC / PFCA to RST / RSTA Command delay time             | <b>t</b> PRD | 22.5 | _       | ns   |       |

Notes 1. ACT(R) command is ACT command after RST command.

- 2. For x4 bits organization, prefetch read operation can not used.
- 3. The another background operation and same channel foreground operation are illegal while trad period.

Data Sheet E0025N10 43

## AC characteristics (Foreground to Foreground operation)

| Parameter                    | Symbol | -A75 |      | Unit | Note |
|------------------------------|--------|------|------|------|------|
|                              |        | MIN. | MAX. |      |      |
| READ / WRITE to READ / WRITE | tccp   | 7.5  | -    | ns   |      |
| Command delay time           |        |      |      |      |      |

# AC characteristics (Background to Foreground operation) (after same channel Prefetch/Restore)

| Parameter                                        | Symbol | -A75 |      | Unit | Note |
|--------------------------------------------------|--------|------|------|------|------|
|                                                  |        | MIN. | MAX. |      |      |
| PFC / PFCA to READ / WRITE<br>Command delay time | tPCD   | 15   | -    | ns   |      |
| ACT(R) to READ / WRITE<br>Command delay time     | trcd   | 30   | ı    | ns   | 1    |

Note1 ACT(R) command is ACT command after RST command.

44 Data Sheet E0025N10

## **Power on Sequence and Auto Refresh**



Remark REST command can be executed one or more times.

## /CS Function (Only /CS signal needs to be issued at minimum rate)



## **Clock Suspension during Burst Read (using CKE Function)**



Data Sheet E0025N10 47

## **Clock Suspension during Burst Write (using CKE Function)**



#### **Power Down Mode**



Active standby Precharge standby

## **Read Operation**



## **Write Operation**



CLK

DQM

## **DQM Operation in READ**



Mask

## **DQM Operation in WRITE**

Hi-Z

Q0



Q3

Hi-Z



Q1

## **Read to Read Operation**



## Write to Write Operation



## **Read to Write Operation**



## Write to Read Operation



## Prefetch to Read Operation without Auto Precharge (Same Channel Read)



#### Prefetch to Read Operation without Auto Precharge (Other Channel Read)



## Prefetch to Write Operation without Auto Precharge (Same Channel Write)



#### **Prefetch to Write Operation without Auto Precharge (Other Channel Write)**



## Read to Prefetch to Read Operation without Auto Precharge (Same Channel Prefetch)



## Read to Prefetch to Write Operation without Auto Precharge (Same Channel Prefetch)



## Write to Prefetch to Write Operation without Auto Precharge (Same Channel Prefetch)



## Write to Prefetch to Read Operation without Auto Precharge (Same Channel Prefetch)



## Restore to Read Operation without Auto Precharge (Same Channel Read)



Remark ACT(R) command is ACT command after RST command.

## Restore to Read Operation without Auto Precharge (Other Channel Read)



Remark ACT(R) command is ACT command after RST command.

## Restore to Write Operation without Auto Precharge (Same Channel Write)



Remark ACT(R) command is ACT command after RST command.

## Restore to Write Operation without Auto Precharge (Other Channel Write)



Remark ACT(R) command is ACT command after RST command.

## Read to Restore to Read Operation without Auto Precharge (Same Channel Restore)



Remark ACT(R) command is ACT command after RST command.

## Read to Restore to Write Operation without Auto Precharge (Same Channel Restore)



Remark ACT(R) command is ACT command after RST command.

## Write to Restore to Write Operation without Auto Precharge (Same Channel Restore)



Remark ACT(R) command is ACT command after RST command.

#### Write to Restore to Read Operation without Auto Precharge (Same Channel Restore)



Remark ACT(R) command is ACT command after RST command.

## **Prefetch to Prefetch Operation without Auto Precharge**



## Prefetch to Restore Operation without Auto Precharge (Other Bank Restore)



Remark ACT(R) command is ACT command after RST command.

## **Prefetch Operation with Auto Precharge**



#### **Restore to Prefetch Operation without Auto precharge**



Remark ACT(R) command is ACT command after RST command.

## **Restore Operation with Auto Precharge**



Remark ACT(R) command is ACT command after RST command.

#### Read to Prefetch Read with Auto Precharge Operation



## Write to Prefetch Read with Auto Precharge Operation



## **Auto Refresh Operation**



## **Self Refresh Operation (Entry and Exit)**



## 10. Package Drawing

# 54-PIN PLASTIC TSOP (II) (10.16 mm (400))



#### **NOTES**

- 1. Each lead centerline is located within 0.13 mm of its true position (T.P.) at maximum material condition.
- Dimension "A" does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15 mm per side.

| ITEM | MILLIMETERS               |
|------|---------------------------|
| Α    | 22.22±0.05                |
| В    | 0.91 MAX.                 |
| С    | 0.80 (T.P.)               |
| D    | $0.32^{+0.08}_{-0.07}$    |
| Е    | 0.10±0.05                 |
| F    | 1.1±0.1                   |
| G    | 1.00                      |
| Н    | 11.76±0.20                |
| 1    | 10.16±0.10                |
| J    | 0.80±0.20                 |
| K    | $0.145^{+0.025}_{-0.015}$ |
| L    | 0.50±0.10                 |
| М    | 0.13                      |
| N    | 0.10                      |
| Р    | 3°+7°                     |
|      | SEACE OF OUR              |

S54G5-80-9JF-2

## 11. Recommended Soldering Condition

Please consult with our sales offices for soldering conditions of the  $\mu$ PD45V128xxx.

#### **Type of Surface Mount Device**

Data Sheet E0025N10

# 12. Revision History

| Edition /                    | Page         |                  | Description      |                                    |
|------------------------------|--------------|------------------|------------------|------------------------------------|
| Date                         | This edition | Previous edition | Type of revision | Location                           |
| NEC Corporation (M15076E)    |              |                  |                  |                                    |
| 1st edition /                | _            | _                | -                | -                                  |
| Sep. 2000                    |              |                  |                  |                                    |
| 2nd edition /                | p. 2         | p. 2             | Deletion         | -A10                               |
| Sep.2000                     | p. 9         | p. 9             | Modification     | Block diagram                      |
|                              | p. 35        | p. 35            | Deletion         | 100 MHz                            |
|                              | p. 39, 40,   | p. 39, 40,       | Deletion         | -A10 specs                         |
|                              | 42, 43, 44   | 42, 43, 44       |                  |                                    |
| Elpida Memory, Inc. (E0025N) |              |                  |                  |                                    |
| 1st edition /                | _            | _                | -                | Republished by Elpida Memory, Inc. |
| Jan. 2001                    |              |                  |                  |                                    |

Data Sheet E0025N10 69

[MEMO]

#### **NOTES FOR CMOS DEVICES -**

#### (1) PRECAUTION AGAINST ESD FOR SEMICONDUCTORS

#### Note:

Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it.

#### (2) HANDLING OF UNUSED INPUT PINS FOR CMOS

#### Note:

No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices.

#### (3) STATUS BEFORE INITIALIZATION OF MOS DEVICES

#### Note:

Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function.

Data Sheet E0025N10 71

[MEMO]

The names of the companies, products, and logos described herein are the trademarks or registered trademarks of each company.

- The information in this document is current as of November, 2000. The information is subject to change without notice. For actual design-in, refer to the latest publications of Elpida's data sheets or data books, etc., for the most up-to-date specifications of Elpida semiconductor products. Not all products and/or types are available in every country. Please check with an Elpida Memory, Inc. for availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without prior written consent of Elpida. Elpida assumes no responsibility for any errors that may appear in this document.
- Elpida does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of Elpida semiconductor products listed in this document or any other liability arising from the use of such products. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of Elpida or others.
- Descriptions of circuits, software and other related information in this document are provided for illustrative
  purposes in semiconductor product operation and application examples. The incorporation of these
  circuits, software and information in the design of customer's equipment shall be done under the full
  responsibility of customer. Elpida assumes no responsibility for any losses incurred by customers or third
  parties arising from the use of these circuits, software and information.
- While Elpida endeavours to enhance the quality, reliability and safety of Elpida semiconductor products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize risks of damage to property or injury (including death) to persons arising from defects in Elpida semiconductor products, customers must incorporate sufficient safety measures in their design, such as redundancy, fire-containment, and anti-failure features.
- Elpida semiconductor products are classified into the following three quality grades:
  - "Standard", "Special" and "Specific". The "Specific" quality grade applies only to semiconductor products developed based on a customer-designated "quality assurance program" for a specific application. The recommended applications of a semiconductor product depend on its quality grade, as indicated below. Customers must check the quality grade of each semiconductor product before using it in a particular application.
  - "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
  - "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
  - "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of Elpida semiconductor products is "Standard" unless otherwise expressly specified in Elpida's data sheets or data books, etc. If customers wish to use Elpida semiconductor products in applications not intended by Elpida, they must contact an Elpida Memory, Inc. in advance to determine Elpida's willingness to support a given application.

- (1) "Elpida" as used in this statement means Elpida Memory, Inc. and also includes its majority-owned subsidiaries.
- (2) "Elpida semiconductor products" means any semiconductor product developed or manufactured by or for Elpida (as defined above).

M8E 00.4